Backend ASIC/FPGA Engineer

ARQUIMEA
ARQUIMEA
MadridPresencialCompetitivoPublicado ayerRemoto: Híbrido
🇬🇧Inglés requeridoIngeniería
ARQUIMEA

Backend ASIC/FPGA Engineer

Anuncio original

ARQUIMEA, we are a technology company operating globally and providing innovate solutions and products in highly demanding sectors.

Our areas of activity are Aerospace, Defense & Security, Big Science, Biotechnology and Fintech.

Main function and scope:

· Backend ASIC/FPGA Engineer - Synthesis, Place & Route, and Timing Closure

Core functions:

· Own and execute backend implementation flows for ASIC and/or FPGA designs.

· Perform logic synthesis, constraint development, optimization, and design quality checks.

· Run place and route flows, including floorplanning, placement, clock tree synthesis, routing, and physical optimization.

· Drive static timing analysis and timing closure across multiple modes and corners.

· Analyze and resolve timing, congestion, area, power, and signal integrity issues.

· Develop, review, and maintain timing constraints, including SDC/XDC files.

· Support backend sign-off activities such as timing, power, DRC/LVS, CDC/RDC, and equivalence checking, depending on project scope.

· Support mixed-signal integration activities, including coordination between analog and digital implementation flows.

· Work with analog designers on floorplanning, pin planning, power domains, guard rings, keep-outs, substrate noise considerations, and analog/digital interface constraints.

· Support the integration of analog macros, hard IP blocks, memories, PLLs, ADCs, DACs, sensors, or other mixed-signal IP.

· Collaborate with frontend RTL designers to improve implementation quality and resolve design issues.

· Work with FPGA flows including synthesis, implementation, timing analysis, bitstream generation, and hardware bring-up support.

· Contribute to automation scripts and flow improvements using Tcl, Python, Bash, or similar scripting languages.

· Participate in design reviews and provide technical input on architecture, feasibility, performance, power, and area trade-offs.

· Support requirements analysis, traceability, and verification alignment where applicable.

Required experience and candidate profile:

-Telecommunications engineering, electronic engineering or equivalent.

-A master in micro-electronics or applicable experience in the field.

-+5 years of experience in back-end ASIC/FPGA design

Technical Requirements:

Training / specific knowledge required in:

· Professional experience in ASIC and/or FPGA backend implementation.

· Strong knowledge of digital implementation flows, including synthesis, place and route, and timing closure.

· Experience with static timing analysis and constraint definition.

· Familiarity with industry-standard EDA tools for ASIC and/or FPGA implementation, such as Synopsys, Cadence, Siemens EDA, Xilinx/AMD Vivado, or Intel Quartus.

· Good understanding of clocking, reset strategies, timing exceptions, CDC considerations, and low-power design concepts.

· Ability to debug timing, congestion, utilization, routing, and implementation issues.

· Understanding of mixed-signal design integration challenges, especially analog/digital interfaces, floorplanning constraints, power integrity, noise coupling, and physical verification implications.

· Scripting experience with Tcl, Python, Bash, Perl, or similar.

Nice-to-have training / specific knowledge:

· Experience with frontend RTL design using VHDL, Verilog, or SystemVerilog.

· Experience supporting mixed-signal ASIC designs with analog macros or custom IP.

· Experience with requirements management, traceability, and requirements-based verification.

· Knowledge of safety-critical or high-reliability development flows, such as aerospace, automotive, defense, or space applications.

· Familiarity with ECSS, or similar standards.

· Experience with formal verification, linting, CDC/RDC analysis, logic equivalence checking, or power analysis.

· Experience with DRC/LVS debugging, parasitic extraction, IR drop analysis, EM analysis, or physical sign-off.

· Experience with FPGA prototyping, lab debugging, board bring-up, or hardware validation.

· Knowledge of high-speed interfaces, embedded processors, SoCs, DSP blocks, memory controllers, PLLs, ADCs, DACs, or sensor interfaces.

· Experience developing reusable implementation flows and automation infrastructure.

The position is located at our headquarters in Madrid, at Calle Serrano Galvache, 56.

We're looking for curious, creative, tenacious and collaborative people, eager to do things and unafraid to tackle challenges in order to contribute to improving the society in wich we live.

Think Big, Do the Job & Enjoy Life

At ARQUIMEA, we value diversity and inclusion. We do not discriminate on the basis of race, color, religion, gender, sexual orientation, gender identity, national origin, age, disability, or other protected factors by law. All candidates will be considered equally based on their skills and experience

Project Manager (Space Sector)

Torrejón de Ardoz
Nuevo

Space Systems Engineer – Avionics & Payloads

Madrid
1d

Técnico/a de Montaje de Equipos Mecánicos para Satélites

Torrejón de Ardoz
3d

Electronic Engineer

Torrejón de Ardoz
1sem

Digital Signal Processing Engineer (R&D)

Madrid
1sem

Sales Area Manager - Defence

Torrejón de Ardoz
1sem

Ingeniero de Software (Aplicaciones de escritorio QT/QML)

Madrid
2sem

Administrative Assistant / Office Manager

Torrejón de Ardoz
2sem

Mechanical Engineer

Torrejón de Ardoz
3sem

Ingeniero/a de diseño mecánico (UAVs)

Torrejón de Ardoz
3sem

Mechanical Design Engineer (UAV)

Torrejón de Ardoz
3sem

AI Research Internship

Madrid
3sem

Global Project Engineer - Food Industry

Unknown
Nuevo

Jefe/a de Proyectos IT

Velilla de san antonio
Nuevo

Ingenieria Preventa Especialista Observabilidad Full Stack

Madrid
Nuevo

Coordinador/a de Desarrollo Software

León
Nuevo

Configuration Management Engineer

Madrid
Nuevo

Ingeniero/a de desarrollo software de Radares

Madrid
Nuevo

Arquitecto/a Software - C/C++ & Sistemas en Tiempo Real

Madrid
Nuevo

Ingeniero/a de Desarrollo Software para Sistemas de Cabina en Simuladores de Vuelo

Madrid
Nuevo

GenAI Engineer

Madrid
Nuevo

DevOps Engineer - Indra Defensa y Seguridad

León
Nuevo

CAPS Lab. Operator Auxiliary

Alcobendas
Nuevo

Auxiliar Almacén CAPS

Alcobendas
Nuevo

Reponedor/a - Cajero/a-SS Reyes-Alcobendas 30h/Tarde

San sebastian de los reyes
Nuevo

Analista de Desarrollo de Negocio y Soporte a la Decisión B2C

Madrid
Nuevo

Gerente Comunicación y Marketing

Madrid
Nuevo

Gestion de Servicio Segmento Mayorista

Madrid
Nuevo

Ingenieria Preventa Especialista Observabilidad Full Stack

Madrid
Nuevo

Senior Marketing Cloud Specialist

Madrid
Nuevo

Candidatura gestionada por ARQUIMEA